DocumentCode :
997460
Title :
Hierarchical Layout Verification
Author :
Wagner, Todd J.
Author_Institution :
Intel
Volume :
2
Issue :
1
fYear :
1985
Firstpage :
31
Lastpage :
37
Abstract :
This article presents a hierarchical cell structure that has been Used successfully to improve the performance of Intel´s connectivity verifier and design rule checker. A unique algorithm for performing design rule checks efficiently in a hierarchical environment is discussed in detail. To undersize and oversize in a hierarchical environment without disrupting the cell structure, the definition of sizing must be changed so that geometries inside a cell and touching the cell boundaries do not pull away and geometries outside the cell do not extend inside. There are also a few Pathologies¿caused mostly by looking at only a small portion of the layout, outside of the context where it is used. Nevertheless, careful use of hierarchical design can deliver order-of-magnitude improvements in layout checking runtime.
Keywords :
Chip scale packaging; Design automation; Design engineering; Geometry; Graphics; Integrated circuit layout; Logic devices; Logic gates; Parameter extraction; Registers;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.1985.294682
Filename :
4069505
Link To Document :
بازگشت