DocumentCode :
998955
Title :
HAL: A High-Speed Logic Simulation Machine
Author :
Koike, Nobuhiko ; Ohmori, Kenji ; Sasaki, Tohru
Author_Institution :
NEC Corporation
Volume :
2
Issue :
5
fYear :
1985
Firstpage :
61
Lastpage :
73
Abstract :
The architecture of a very-high-speed logic simulation machine (HAL), which can simulate up to one-half million gates and 2M-byte memory chips at a 5 ms clock speed, is described. This machine makes it possible to debug the total system¿CPU, main memory, cache memory and control storage¿before the actual machine is fabricated. HAL employs parallel and pipeline processing, and event-driven, block-level logic simulation. The prototype system for a 32-processor system has been constructed and is now in use as a tool for large mainframe computer development. HAL is more than a thousand times faster than existing software logic simulators.
Keywords :
Cache memory; Cache storage; Clocks; Computational modeling; Control systems; Discrete event simulation; Logic; Pipeline processing; Prototypes; Software prototyping;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.1985.294819
Filename :
4069663
Link To Document :
بازگشت