Title :
High-level test generation for VLSI
Author :
Bhattacharya, Debashis ; Murray, Brian T. ; Hayes, John P.
Author_Institution :
Dept. of Electr. Eng., Yale Univ., New Haven, CT, USA
fDate :
4/1/1989 12:00:00 AM
Abstract :
The authors survey high-level approaches to test generation for VLSI circuits, which can significantly reduce test generation time while still providing good fault coverage. High-level approaches view the circuit with less structural detail, that is, from a more abstract viewpoint and often hierarchically. The authors first review some basic circuit and fault models and the two most widely known test-generation algorithms as a basis for comparison between high-level and low-level techniques. The authors then examine the more important high-level approaches, which fall into two broad classes, namely algorithmic and heuristic.<>
Keywords :
VLSI; circuit analysis computing; fault location; integrated circuit testing; integrated logic circuits; logic testing; VLSI; algorithmic testing; fault coverage; fault models; heuristic testing; high-level approaches; test generation; Adders; Circuit faults; Circuit testing; Computer industry; Logic testing; Manufacturing industries; Registers; Software testing; Very large scale integration; Wires;