DocumentCode :
999592
Title :
A Physical Coding Sublayer for 100GbE [Applications & Practice]
Author :
Nicholl, Gary ; Gustlin, Mark ; Trainin, Oded
Author_Institution :
Gary Nicholl, Gary
Volume :
45
Issue :
12
fYear :
2007
fDate :
12/1/2007 12:00:00 AM
Firstpage :
4
Lastpage :
10
Abstract :
This article describes a proposal for the physical coding sublayer (PCS) for the 40-Gb/s and 100-Gb/s Ethernet interfaces currently under standardization within IEEE 802.3. This proposal has been submitted for consideration to the IEEE 802.3 HSSG (High Speed Study Group), but at this writing, no final decision has been made. This article also introduces a novel inverse-multiplexing scheme based on virtual lanes, which allows the PCS to support a wide variety of optical interface technologies (ranging from parallel to serial) and to accommodate advances in electrical signaling technologies (allowing the PCS electrical interface to get narrower and faster over time). The proposed solution applies equally to both 40 Gb/s and 100 Gb/s, but for simplicity this article focuses on the PCS layer and the novel requirements of the 100- Gb/s Ethernet.
Keywords :
encoding; local area networks; multiplexing; Ethernet; IEEE 802.3 HSSG; electrical signaling technologies; high speed study group; inverse-multiplexing scheme; optical interface technologies; physical coding sublayer; Access protocols; Aggregates; Application specific integrated circuits; Block codes; Clocks; Ethernet networks; Media Access Protocol; Personal communication networks;
fLanguage :
English
Journal_Title :
Communications Magazine, IEEE
Publisher :
ieee
ISSN :
0163-6804
Type :
jour
DOI :
10.1109/MCOM.2007.4395382
Filename :
4395382
Link To Document :
بازگشت