شماره ركورد :
410958
عنوان مقاله :
توزيع مناسب منابع بافر با طرح ريزي بافرها در سطح جاسازي با هدف كاهش تعداد بافر و مديريت تراكم
عنوان به زبان ديگر :
Efficient Buffer Resource Distribution by Buffer Planning in Floorplanning Level to Improve Buffer Usage and Routing Congestion
پديد آورندگان :
جهانيان، علي نويسنده دانشكده مهندسي كامپيوتر و فناوري اطلاعات- دانشگاه صنعتي امير كبير تهران Jahanian, Ali , صاحب الزماني، مرتضي نويسنده دانشكده مهندسي كامپيوتر و فناوري اطلاعات- دانشگاه صنعتي امير كبير تهران Morteza, Morteza
اطلاعات موجودي :
فصلنامه سال 1386
رتبه نشريه :
علمي پژوهشي
تعداد صفحه :
11
از صفحه :
12
تا صفحه :
22
كليدواژه :
Buffer Insertion , PLANNING , طرح ريزي بافر , درج بافر , كاهش تعداد بافر , تراكم , Buffer Planning
چكيده لاتين :
Buffer insertion plays an important role in circuit performance and signal integrity especially in deep submicron technologies. The stage at which buffers are inserted in a design has a large impact on the design quality. Early buffer insertion may cause mis-estimation due to unknown cell locations whereas buffer insertion after placement may not be very effective because the cell locations have been fixed and buffer resources may be distributed inappropriately. In this paper, a buffer planning algorithm tor floor-placement design flow is presented. This algorithm creates a map of buffer requirements in various regions of the design at the floorplanning stage and then enforces the detailed placer to distribute white spaces with respect to the estimated buffer requirement map. Experimental results show that the proposed method improves the performance of attempted circuits with fewer buffers, Furthermore, results show that congestion, routability and design convergence are improved and the auxiliary loops are avoided in the proposed design flow. Our analyses and experiments show that the CPU time overhead ofthis algorithm is very small.
سال انتشار :
1386
اطلاعات موجودي :
فصلنامه با شماره پیاپی سال 1386
كلمات كليدي :
#تست#آزمون###امتحان
لينک به اين مدرک :
بازگشت