Title of article :
Study Analysis Of Various Low Power Zero Partial Product Bypass Multipliers
Author/Authors :
Lonkar، Rutesh S. نويسنده P.C.E. Nagpur, India , , Ashtankar، Pravin P. نويسنده P.C.E. Nagpur, India , , Ambatkar، Nitin S. نويسنده P.C.E. Nagpur, India ,
Issue Information :
روزنامه با شماره پیاپی 2 سال 2012
Pages :
4
From page :
324
To page :
327
Abstract :
In today’s CMOS VLSI era, power, speed and areas are the main issues of concern. Advances in microelectronic technology have led to more effective and secure communication and embedded intelligence in systems. In particular, to meet the increasing market demand forportable applications, these microelectronic devices consume very low power. Hence low power consumption becomes one ofthe most important criteria for the fabrication of recent DSP and high performance systems. It is the well known fact that the multipliers are the main power hungry elements of DSP and communication systems. If we can reduce the powerconsumption of the multiplier block, then we can reduce the power consumption of various digital signal processing chipsand communication systems. This type of power efficientmultipliers can be developed by reducing switching activities through architecture optimization. Reduction of switching activities through architecture optimization can be done using Bypassing Techniques (Turning of some columns or rows or both in the multiplier array whenever certain multiplier ormultiplicand or both bits are zero). This paper presents variousp To ewchenriqeufefsic. iTenhtis mwuillltihpelileprinstcrhuocotusirnegs ambaosnegd poonwer ByepffaicsiseinngBypass Multipliers for various portable DSP and communication systems.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2012
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
1994066
Link To Document :
بازگشت