• Title of article

    Loop-based interconnect modeling and optimization approach for multigigahertz clock network design

  • Author/Authors

    Hu، Chenming نويسنده , , Cao، Yu-Zhen نويسنده , , Huang، Xuejue نويسنده , , King، Tsu-Jae نويسنده , , P.، Restle, نويسنده , , T.، Bucelot, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -456
  • From page
    457
  • To page
    0
  • Abstract
    A highly efficient loop-based interconnect modeling methodology is proposed for multigigahertz clock network design and optimization. Closed-form loop resistance and inductance models are proposed for fully shielded global clock interconnect structures, which capture high-frequency effects including inductance and proximity effects. The models are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip. This modeling methodology greatly improves the clock interconnect simulation efficiency and enables fast physical design exploration. Examples of interconnect performance optimization are demonstrated and design guidelines are proposed.
  • Keywords
    transformation , Oriented martensite , Self-accommodating martensite , TiNi film
  • Journal title
    IEEE Journal of Solid- State Circuits
  • Serial Year
    2003
  • Journal title
    IEEE Journal of Solid- State Circuits
  • Record number

    62885