• Title of article

    An ultrathin vertical channel MOSFET for sub-100-nm applications

  • Author/Authors

    LIU، Haitao نويسنده , , Xiong، Zhibin نويسنده , , J.K.O.، Sin, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -1321
  • From page
    1322
  • To page
    0
  • Abstract
    An ultrathin vertical channel (UTVC) MOSFET with an asymmetric gate-overlapped low-doped drain (LDD) is experimentally demonstrated. In the structure, the UTVC (15 nm) was obtained using the cost-effective solid phase epitaxy, and the boron-doped poly-Si/sub 0.5/Ge/sub 0.5/ gate was adopted to adjust the threshold voltage. The fabricated NMOSFET offers high-current drive due to the lightly doped (<1*10/sup 15/ cm/sup -3/) channel, which suppresses the electron mobility degradation. Moreover, an asymmetric gate-overlapped LDD was used to suppress the offstate leakage current and reduce the source/drain series resistance significantly as compared to the conventional symmetrical LDD. The on-current drive, offstate leakage current, subthreshold slope, and DIBL for the fabricated 50-nm devices are 325 (mu)A/(mu)m, 8*10/sup – 9/ (mu)A/(mu)m, 87 mV/V, and 95 mV/dec, respectively.
  • Keywords
    Multigrid , Krylov , Non-linear , Navier-Stokes , Newton
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Serial Year
    2003
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Record number

    95650