• Title of article

    Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell

  • Author/Authors

    K.، Tanaka, نويسنده , , N.، Takeuchi, نويسنده , , K.، Sato, نويسنده , , K.، Yamada, نويسنده , , K.، Sakiyama, نويسنده , , Y.، Wada, نويسنده , , T.، Endoh, نويسنده , , K.، Kinoshita, نويسنده , , T.، Tanigami, نويسنده , , T.، Yokoyama, نويسنده , , N.، Awaya, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -944
  • From page
    945
  • To page
    0
  • Abstract
    In order to overcome the limitation of cell area of 4F/sup 2/ per bit in conventional NAND flash memory cells, stacked-surrounding gate transistor (S-SGT) structured cell is proposed. This newly structured cell achieves a cell area of 4F/sup 2//N per bit, where N is the number of stacked memory cells in one silicon pillar, without using multibit per memory cell technology. The S-SGT structured cell consisting of two stacked memory cells in one silicon pillar achieves a cell area per bit of less than 50% of the smallest reported NAND structured cell. The novel S-SGT structured cells are fabricated by vertical self-aligned processes using a 0.2 (mu)m design rule. The S-SGT structured cell can be programmed and erased by uniform injection and uniform emission of FowlerNordheim (F-N) tunneling electrons over the whole channel area of the memory cell, respectively, which is the same program and erase mechanism as in conventional NAND structured cell. This high performance S-SGT structured cell is applicable to high-density nonvolatile memories for 16 G/64 G bit Flash memories and beyond.
  • Keywords
    boundary-layer equation , Laminar flow , Turbulent flow , iterative method , noniterative method , nonlinear parabolic partial-differential equation
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Serial Year
    2003
  • Journal title
    IEEE TRANSACTIONS ON ELECTRON DEVICES
  • Record number

    95683