Title of article :
Automatic interconnection rectification for SoC design verification based on the port order fault model
Author/Authors :
Jou، Jing-Yang نويسنده , , Wang، Chun-Yao نويسنده , , Tung، Shing-Wu نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2003
Pages :
-103
From page :
104
To page :
0
Abstract :
Embedded cores are being increasingly used in large system-on-a-chip (SoC) designs. The high complexity of SoC designs lead the design verification to be a challenge for system integrators. This paper presents an automatic interconnection rectification (AIR) technique based on the port order fault model to detect, diagnose, and correct the misplacements of interconnection that occurred in the integration of a SoC design automatically. The experiments are conducted on combinational and sequential benchmarks. Experimental results show that the AIR can correct the misplaced interconnection exactly within reasonable efforts and, therefore, accelerates the integration verification of SoC designs.
Keywords :
Turbulence modeling , porous media , , Volume-average , Time-average , Interface , Stress jump
Journal title :
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Serial Year :
2003
Journal title :
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Record number :
97824
Link To Document :
بازگشت