Title of article
Extremely scaled silicon nano-CMOS devices
Author/Authors
Hu، Chenming نويسنده , , Xiong، Shiying نويسنده , , J.، Bokor, نويسنده , , L.، Chang, نويسنده , , Choi، Yang-kyu نويسنده , , D، Ha, نويسنده , , P.، Ranade, نويسنده , , T.J.، King, نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2003
Pages
-185
From page
186
To page
0
Abstract
Silicon-based CMOS technology can be scaled well into the nanometer regime. High-performance, planar, ultrathin-body devices fabricated on silicon-on-insulator substrates have been demonstrated down to 15-nm gate lengths. We have also introduced the FinFET, a double-gate device structure that is relatively simple to fabricate and can be scaled to gate lengths below 10 nm. In this paper, some of the key elements of these technologies are described, including sublithographic patterning, the effects of crystal orientation and roughness on carrier mobility, gate work function engineering, circuit performance, and sensitivity to process-induced variations.
Keywords
CMOS , finFET , Molybdenum , MOSFET , Nanotechnology , Scaling , ultrathin body (UTB) , metal gate
Journal title
Proceedings of the IEEE
Serial Year
2003
Journal title
Proceedings of the IEEE
Record number
99733
Link To Document