شماره ركورد كنفرانس :
4658
عنوان مقاله :
پياده سازي موازي الگوريتم استاندارد پيشرفته رمزنگاري و رمزگشايي بر روي fpga با گذردهي بالا براي شبكه هاي ذخيره سازي
عنوان به زبان ديگر :
Pipeline Implementation of High Throughput AES Algorithm on FPGA for Data Storage
پديدآورندگان :
كوزه گر حسين hosseinkoozehgar68@gmail.com دانشگاه آزاد اسلامي واحد علوم و تحقيقات تهران;
تعداد صفحه :
7
كليدواژه :
FPGA , AES , Throughput , pipeline
سال انتشار :
1396
عنوان كنفرانس :
دومين كنفرانس بين المللي پژوهش هاي دانش بنيان در كامپيوتر و فن آوري اطلاعات
زبان مدرك :
انگليسي
چكيده فارسي :
AES algorithm is one of the most popular encryption algorithms. Various means of AES algorithm implementation on FPGA attributed to the application and internal blocks complexity. In this study, we have analyzed different blocks of AES algorithm and proposed a model for its FPGA implementation of encryption/decryption parts. Pipeline structure is employed for achieving High throughput as well as diminished area extent. To reach desired throughput rate of AES algorithm in data storage network, a combined approach of memory utilization with GF (24) is applied. Special multiplexer based architecture is employed underlain S-Box block to attain least possible slices. Synthesize output of Encryption/Decryption implementation on Xillinx Virtex 5, 76 GB/sec throughput and 600 MHz operational frequency, represent superior results in juxtaposition with best previous works.
چكيده لاتين :
AES algorithm is one of the most popular encryption algorithms. Various means of AES algorithm implementation on FPGA attributed to the application and internal blocks complexity. In this study, we have analyzed different blocks of AES algorithm and proposed a model for its FPGA implementation of encryption/decryption parts. Pipeline structure is employed for achieving High throughput as well as diminished area extent. To reach desired throughput rate of AES algorithm in data storage network, a combined approach of memory utilization with GF (24) is applied. Special multiplexer based architecture is employed underlain S-Box block to attain least possible slices. Synthesize output of Encryption/Decryption implementation on Xillinx Virtex 5, 76 GB/sec throughput and 600 MHz operational frequency, represent superior results in juxtaposition with best previous works.
كشور :
ايران
لينک به اين مدرک :
بازگشت