شماره ركورد كنفرانس :
2135
عنوان مقاله :
An Improvement of Reversible Fault Tolerant Adder/Subtractor Circuits
عنوان به زبان ديگر :
An Improvement of Reversible Fault Tolerant Adder/Subtractor Circuits
پديدآورندگان :
Pooyan Alireza نويسنده , Pirhosseinlo Abdolreza نويسنده
تعداد صفحه :
5
كليدواژه :
VHDL , Carry skip Add/Sub , Parallel Add/Sub , Reversible Fault Tolerant full Add/Sub
سال انتشار :
1395
عنوان كنفرانس :
اولين كنگره ملي برق و انرژي
زبان مدرك :
فارسی
چكيده فارسي :
This paper present a Novel reversible Fault Tolerant gate and employed to implement one bit reversible Fault Tolerant full Add/Sub. The presented 1-bit full Add/Sub is implemented using VHDL and compared to previously presented designs in the literature. The results show that the presented design is more efficient in terms of number of DC inputs/outputs, delay and quantum cost. Two reversible Fault Tolerant four-bit parallel Add/Sub and carry skip Add/Sub are also designed applying the presented scheme and compared to the former designs
شماره مدرك كنفرانس :
4422465
سال انتشار :
1395
از صفحه :
1
تا صفحه :
5
سال انتشار :
1395
لينک به اين مدرک :
بازگشت