Title :
Experimental evaluation of gate architecture influence on DG SOI MOSFETs performance
Author :
Widiez, Julie ; Lolivier, Jérôme ; Vinet, Maud ; Poiroux, Thierry ; Previtali, Bernard ; Daugé, Frédéric ; Mouis, Mireille ; Deleonibus, Simon
Author_Institution :
LETI, CEA Grenoble, France
Abstract :
Using a novel process flow, we managed to cointegrate several devices on the same wafer; single gate (SG), ground plane (GP), perfectly aligned double gate (DG), misaligned DG and oversized back-gate DG. This paper reports the experimental evaluation of the gate architectures influence on the performance of silicon-on-insulator MOSFETs. DG MOSFETs, with gate lengths down to 40 nm, are experimentally compared to SG and GP MOSFETs. Short-channel effect (SCE) control, static performance and mobility are quantified for each architecture. When compared to SG and GP transistors, the DG transistor shows the best SCE control and performance as predicted by simulations. Gate coupling is demonstrated to be a sensitive and a nondestructive method to evaluate the real on-wafer alignment. Using this method, we report an experimental analysis of gate misalignment influence on DG MOSFETs´ performance and SCE. It is found that misalignment primarily affects the subthreshold parameters due to an electrostatic control loss. The DG MOSFET with a slightly oversized back gate (10 nm on each side of the top gate) is a promising solution, if a 10% loss in dynamic performance can be tolerated.
Keywords :
MOSFET; silicon-on-insulator; DG SOI MOSFET; SCE control; electrostatic control loss; gate architecture; gate coupling; gate misalignment; ground plane gate; misaligned DG gate; mobility performance; nondestructive method; on-wafer alignment; oversized back-gate DG; perfectly aligned double gate; process flow; short-channel effect; single gate; static performance; subthreshold parameters; CMOS technology; Electrostatics; MOSFETs; Performance analysis; Performance loss; Predictive models; Semiconductor films; Silicon on insulator technology; Tin; Double-gate (DG) transistor; MOSFETs; gate misalignment; interface coupling; metal gate; silicon-on-insulator (SOI) technology;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2005.851824