Title :
Dual-Material Double-Layer Gate Stack SON MOSFET: A Novel Architecture for Enhanced Analog Performance—Part II: Impact of Gate-Dielectric Material Engineering
Author :
Kasturi, Poonam ; Saxena, Manoj ; Gupta, Mridula ; Gupta, R.S.
Author_Institution :
Univ. of Delhi, New Delhi
Abstract :
Part I of this paper dealt with the simulation study, using ATLAS 2D, of analog-circuit performance metrics for the dual-material-gate (DMG) silicon-on-nothing (SON) MOSFET. It was reported that, out of the several combinations in the DMG design studied, the DMG device with LM1/ L ratio as 1/2 amalgamates the advantages of using a high metal work-function gate M1 and low metal work-function gate M2 in the most efficient manner. This paper focuses upon the effect of double-layer gate stack (DGS) (high-k/SiO2) on the single-material-gate (SMG) SON and the DMG SON MOSFETs. Improved Early voltage and reduced output conductance of the DMG SON MOSFETs are the driving forces behind the observed increase in intrinsic gain and fT-gain relationship for the DMG devices over SMG SON MOSFETs, with the DMG SON MOSFETs having LM1/L ratio as 1/2, proving to be the best choice among various LM1/L ratios studied. A further improvement in intrinsic gain in DMG DGS SON MOSFETs comes about because of increased gate control on the channel, thus establishing design guidelines aiming at higher gain and better fT-gain relationship.
Keywords :
MOSFET; analogue integrated circuits; high-k dielectric thin films; silicon; silicon compounds; ATLAS 2D simulation study; Early voltage; SON MOSFET; analog-circuit performance; dual-material double-layer gate stack; gate-dielectric material engineering; high-k/SiO2 double-layer gate stack; intrinsic gain; output conductance; silicon-on-nothing MOSFET; Design engineering; Electrodes; Guidelines; High K dielectric materials; High-K gate dielectrics; Impedance; Leakage current; MOSFET circuits; Measurement; Voltage; ATLAS 2D; double-layer gate stack (DGS); dual-material gate (DMG); silicon-on-nothing (SON) MOSFET;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2007.910567