DocumentCode :
1002807
Title :
Performance improvement technique for synchronous circuits realized as LUT-based FPGAs
Author :
Miyazaki, Toshiaki ; Nakada, Hiroshi ; Tsutsui, Akihiro ; Yamada, Kazuhisa ; Ohta, Naohisa
Author_Institution :
NTT Opt. Network Syst. Labs., Yokosuka, Japan
Volume :
3
Issue :
3
fYear :
1995
Firstpage :
455
Lastpage :
459
Abstract :
This paper presents a new technique for improving the performance of a synchronous circuit configured as a look-up table based FPGA without changing the initial circuit configuration; only the register location is altered. It improves clock speed and data throughput at the expense of latency. One of the most significant benefits realized by this approach is that the time-consuming and user-uncontrollable reconfiguration processes, i.e., remapping, replacement, and rerouting, are unnecessary when improving circuit performance. After applying our technique to some benchmark circuits, the average performance improvement was 33% for six combinational circuits, and 25% for 18 sequential circuits.<>
Keywords :
field programmable gate arrays; logic CAD; logic design; table lookup; LUT-based FPGA; clock speed; data throughput; latency; logic circuits; look-up table based FPGA; performance improvement technique; register location; synchronous circuits; Circuit optimization; Clocks; Combinational circuits; Delay; Field programmable gate arrays; Logic programming; Registers; Routing; Table lookup; Throughput;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.407005
Filename :
407005
Link To Document :
بازگشت