DocumentCode :
1006684
Title :
New proposal for a high-speed high-resolution analogue/digital convertor with reduced component count
Author :
Steinbach, G. ; Langmann, U.
Author_Institution :
Ruhr-Universitÿt Bochum, Institut fÿr Elektronik, Bochum, West Germany
Volume :
21
Issue :
6
fYear :
1985
Firstpage :
235
Lastpage :
236
Abstract :
A new analogue/digital convertor (ADC) architecture is proposed which is well suited to monolithic integration of high-speed high-resolution ADC systems. The new architecture uses a two-stage parallel-serial feedforward structure but replaces the conventional interstage digital/analogue convertor (DAC) with a distributed error amplifier. Circuit simulations predict an 8.4 ns cycle time (excluding sample-hold time requirements) for a 12-bit ADC integrated in an advanced 1 ¿m silicon bipolar technology.
Keywords :
analogue-digital conversion; bipolar integrated circuits; large scale integration; ADC; Si bipolar IC; analogue/digital convertor; architecture; cycle time 8.4 ns; distributed error amplifier; high-speed high-resolution; linewidth 1 micron; monolithic integration; operation; reduced component count; resolution 12-bit; two-stage parallel-serial feedforward structure;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19850168
Filename :
4250989
Link To Document :
بازگشت