DocumentCode :
1011121
Title :
Parity-scan design to reduce the cost of test application
Author :
Fujiwara, Hideo ; Yamamoto, Akihiro
Author_Institution :
Nara Inst. of Sci. & Technol., Japan
Volume :
12
Issue :
10
fYear :
1993
fDate :
10/1/1993 12:00:00 AM
Firstpage :
1604
Lastpage :
1611
Abstract :
Points out that scan design approach is representative of those techniques that can reduce the cost of test generation for sequential circuits. However, the length of a test sequence for the scan design approach can grow quite large due to the scan operation shifting the values into the scan chain, which makes the cost of test application large. A design-for-testability approach called parity-scan design which can reduce the cost of test application as well as the cost of test generation for sequential circuits is discussed. The parity-scan design approach is a combination of scan technique and parity testing. Two types of parity-scan designs, preparity and postparity scan design, are presented. Experiments on ISCAS89 circuits show that as high as 91.2% (91.1%) test length reduction and 32.4% (27.0%) average reduction can be obtained for preparity (postparity) scan design under the single scan chain approach. More reduction can be achieved by applying a multiple scan chain technique
Keywords :
design for testability; logic testing; sequential circuits; ISCAS89 circuits; design-for-testability approach; multiple scan chain technique; parity-scan design; postparity; preparity; scan chain; scan design approach; sequential circuits; test generation; test sequence; Automata; Benchmark testing; Circuit synthesis; Circuit testing; Costs; Design automation; National electric code; Redundancy; Sequential analysis; Sequential circuits;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.256936
Filename :
256936
Link To Document :
بازگشت