• DocumentCode
    1014449
  • Title

    Subthreshold Parallel FM-to-Digital \\Delta \\Sigma Converter With Output-Bit-Stream A

  • Author

    Cannillo, Francesco ; Toumazou, Christofer

  • Author_Institution
    Dept. of Electr. & Electron. Eng., Imperial Coll. of Sci., Technol. & Med., London, UK
  • Volume
    56
  • Issue
    8
  • fYear
    2009
  • Firstpage
    1576
  • Lastpage
    1589
  • Abstract
    Single and parallel subthreshold frequency-modulation-to-digital Delta-Sigma modulators (FDSMs) have been implemented in a standard 90-nm CMOS technology. Theoretical and measured results are presented for both topologies. The 512-stage parallel FDSM adopts a tunable delay line and achieves bit-stream addition by interleaving at the output stage. This architecture, with respect to the conventional parallel FDSM, reduces power, area, and complexity at the cost of using clocks with higher speed in its output stage. In addition, compared to the single FDSM, the parallel converter shows an improvement in signal-to-quantization-noise ratio of more than 25 dB at supply voltages as low as 300 mV.
  • Keywords
    CMOS digital integrated circuits; circuit tuning; delay lines; delta-sigma modulation; frequency modulation; CMOS technology; frequency-modulation; interleaving; output-bit-stream addition; parallel converters; signal-to-quantization-noise ratio; size 90 nm; subthreshold parallel FM-to-digital Delta- Sigma converter; tunable delay line; voltage 300 mV; Analog–digital conversion; bit-stream processing; frequency-modulation (FM)-to-digital delta–sigma modulation; interleaving addition; subthreshold circuits;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2008.2010107
  • Filename
    4694023