DocumentCode :
1017418
Title :
A Fast Multiplierless Architecture for General Purpose VLSI FIR Digital Filters
Author :
Shah, Imran Ali ; Bhattacharya, Arup K.
Author_Institution :
Philips Laboratories North American Philips Corporation
Issue :
3
fYear :
1987
Firstpage :
129
Lastpage :
135
Abstract :
A multiplierless algorithm for calculating the convolution of a Finite Impulse Response (FIR) digital filter is presented. The algorithm is based on the partial slicing of input data vector words and performing the convolution in a distributed fashion. A fast, flexible and hardware efficient architecture for implementing the algorithm is described. Simulation results of the prototype one tap filter are presented, demonstrating the high speed capability of the architecture.
Keywords :
Convolution; Digital filters; Digital integrated circuits; Finite impulse response filter; Hardware; Signal processing; Stability; TV; Very large scale integration; Virtual prototyping;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.1987.290251
Filename :
4071529
Link To Document :
بازگشت