Title :
Power-Supply and Substrate-Noise-Induced Timing Jitter in Nonoverlapping Clock Generation Circuits
Author :
Strak, Adam ; Gothenberg, Andreas ; Tenhunen, Hannu
Author_Institution :
Infineon Technol. AG, Villach
fDate :
5/1/2008 12:00:00 AM
Abstract :
This paper describes a study of power-supply noise and substrate noise impact on the timing properties of two nonoverlapping clock generation circuits that are typically used in sigma-delta modulators. The constituent logic blocks of the clock generation circuits are also individually characterized where special attention has been put on the inverter whose behavior is fully described in mathematical terms. The analytical model is verified with SPICE using 0.35-mum CMOS process parameters, and a reference simulation in 0.18 mum is also presented showing the trend of technology downscaling. Furthermore, the nonoverlapping clock generation circuits are characterized in the 0.18-mum process and the phenomenon of jitter peaking is described. Finally, all variations of connection configurations in the clock generation circuits are explored to reveal possible optimal configurations.
Keywords :
circuit noise; clocks; sigma-delta modulation; timing jitter; CMOS process; SPICE; nonoverlapping clock generation circuits; power supply noise; sigma-delta modulator; substrate noise; timing jitter; timing properties; nand; nor; Inverter; NAND; NOR; inverter; nonoverlapping clock generation circuit; nonoverlapping clock generation circuit (CGC); power-supply noise; power-supply noise (PSN); substrate noise; timing jitter;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.916565