Title :
Synthesized Compact Models and Experimental Verifications for Substrate Noise Coupling in Mixed-Signal ICs
Author :
Lan, Hai ; Chen, Tze Wee ; Chui, Chi On ; Nikaeen, Parastoo ; Kim, Jae Wook ; Dutton, Robert W.
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., CA
Abstract :
A synthesized compact modeling (SCM) approach for substrate coupling analysis is presented. The SCM is formulated using a scalable Z matrix approach for heavily doped substrates with a lightly doped epitaxial layer and using a nodal lumped resistance approach for lightly doped substrates. The SCM models require a set of process-dependent fitting coefficients and incorporate geometrical parameters of the substrate ports in a compact form that includes size, perimeter, and separation defined using the geometric mean distance to accommodate both far-field and near-field effects. The SCM approach is verified based on measurement data from two test chips, one in a custom lightly doped process and the other one using a 0.18-mum BiCMOS lightly doped foundry process. The model accuracy is shown to be within 15% compared to measured data extracted from the test patterns. The SCM is exploited with application examples to show substrate model generation efficiency and accuracy at different levels of complexity, including a full chip substrate noise distribution analysis for a 2 mm by 2 mm chip with 319 substrate contacts
Keywords :
BiCMOS integrated circuits; integrated circuit modelling; integrated circuit noise; matrix algebra; mixed analogue-digital integrated circuits; substrates; 0.18 micron; 2 mm; BiCMOS lightly doped foundry process; SCM approach; Z matrix approach; chip substrate noise distribution analysis; far-field effects; geometric mean distance; heavily doped substrates; lightly doped epitaxial layer; lightly doped substrates; mixed-signal integrated circuits; near-field effects; nodal lumped resistance approach; process-dependent fitting coefficients; substrate coupling analysis; substrate model generation; substrate noise coupling; synthesized compact models; BiCMOS integrated circuits; Data mining; Epitaxial layers; Fitting; Foundries; Semiconductor device measurement; Semiconductor process modeling; Solid modeling; Substrates; Testing; Compact model; mixed-signal circuits; substrate noise;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.877272