DocumentCode :
1051284
Title :
A Wide Power Supply Range, Wide Tuning Range, All Static CMOS All Digital PLL in 65 nm SOI
Author :
Tierno, José A. ; Rylyakov, Alexander V. ; Friedman, Daniel J.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights
Volume :
43
Issue :
1
fYear :
2008
Firstpage :
42
Lastpage :
51
Abstract :
An all static CMOS ADPLL fabricated in 65 nm digital CMOS SOI technology has a fully programmable proportional-integral-differential (PID) loop filter and features a third order delta sigma modulator. The DCO is a three stage, static inverter based ring oscillator programmable in 768 frequency steps. The ADPLL lock range is 500 MHz to 8 GHz at 1.3 V and 25degC, and 90 MHz to 1.2 GHz at 0.5 V and 100degC. The IC dissipates 8 mW/GHz at 1.2 V and 1.6 mW/GHz at 0.5 V. The synthesized 4 GHz clock has a period jitter of 0.7 ps rms, and long term jitter of 6 ps rms. The phase noise under nominal operating conditions is 112 dBc/Hz measured at a 10 MHz offset from a 4 GHz center frequency. The total circuit area is 200 mum 150 mum.
Keywords :
CMOS digital integrated circuits; UHF oscillators; delta-sigma modulation; digital phase locked loops; invertors; microwave oscillators; oscillators; silicon-on-insulator; DCO; all digital phase locked loop; all static CMOS ADPLL; circuit tuning range; digital CMOS SOI technology; power supply range; programmable PID; proportional-integral-differential loop filter; ring oscillator; silicon-on-insulator; size 65 nm; static inverter; third order delta sigma modulator; CMOS technology; Delta-sigma modulation; Digital filters; Frequency; Inverters; Jitter; Phase locked loops; Power supplies; Ring oscillators; Tuning; Bang-bang phase and frequency detectors; digital phase locked loops; phase locked loops;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.910966
Filename :
4443210
Link To Document :
بازگشت