Title :
A nonoverlapping gate charge-coupling technology for serial memory and signal processing applications
Author :
Browne, V.A. ; Perkins, K.D.
Author_Institution :
Plessey Company Limited, Northants, England
fDate :
2/1/1976 12:00:00 AM
Abstract :
Of the many technologies available to implement efficient and stable charge-coupled devices (CCD´s), most employ a multilevel metal, overlapping gate approach. As a consequence, the CCD process becomes generally more complex and the resulting overlap capacitance can be embarrassing for serial memory applications. This paper describes a single level aluminium gate process, the notable features of which are simplicity, extremely high yield, low interphase capacitance, and very high packing density. Interelectrode spacings in the range 2000 Å-5000 Å are achieved. The performance capability is described in the context of an analog delay line.
Keywords :
Aluminum; Capacitance; Charge coupled devices; Delay lines; Dielectrics; Electrodes; Etching; Fabrication; Signal processing; Substrates;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1976.18385