Title :
Analysis of floating substrate effects on the intrinsic gate capacitance of SOI MOSFETSs using two-dimensional device simulation
Author_Institution :
Lab, de Microelectron., Univ. Catholique de Louvain, Louvain-la-Neuve, Belgium
fDate :
10/1/1993 12:00:00 AM
Abstract :
Points out that the theoretical foundation of unique floating substrate effects, which have been observed experimentally, on the intrinsic gate capacitance characteristics of SOI n-MOSFETs has been clearly established using original two-dimensional device simulations. A transient simulation scheme for calculating intrinsic capacitances is introduced and tested against the classical quasi-static and small-signal analyses. The results are discussed and used to gain a deep physical insight into the basic mechanisms responsible for the anomalous (when compared to conventional bulk devices) intrinsic capacitances observed in the case of SOI MOSFETs. The analyses yields basic guidelines for an adequate analytical modeling of SOI MOSFET capacitive behavior to be used for accurate large- and small-signal simulation of SOI MOS digital and analog circuits
Keywords :
insulated gate field effect transistors; semiconductor device models; semiconductor-insulator boundaries; transients; SOI MOSFETSs; analytical modeling; floating substrate effects; intrinsic gate capacitance; large-signal simulation; quasi-static analysis; small-signal analyses; small-signal simulation; transient simulation scheme; two-dimensional device simulation; Analytical models; Capacitance; Capacitance-voltage characteristics; Circuit simulation; Guidelines; MOSFET circuits; Semiconductor device modeling; Silicon on insulator technology; Testing; Transient analysis;
Journal_Title :
Electron Devices, IEEE Transactions on