Title :
On the proportioning of chip area for multistage Darlington power transistors
Author :
Wheatley, C. Frank, Jr. ; Einthoven, Willem G.
Author_Institution :
RCA David Sarnoff Research Center, Princeton, NJ
fDate :
8/1/1976 12:00:00 AM
Abstract :
A Model has been proposed and solved in which all Darlington circuits may be represented to a first order approximation by five constants, one of which may be normalized. Experimental verification has been provided offering excellent agreement with theory. Several orders of magnitude improvement in current-handling ability have been shown to exist for multistage Darlington circuits over conventional discrete transistors. The allocation of chip area for each stage is extensively discussed as a design aid.
Keywords :
Costs; Current density; Geometry; Helium; Knee; Piecewise linear techniques; Power transistors; Solid state circuits; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1976.18501