DocumentCode :
1053819
Title :
CeRA: a router for symmetrical FPGAs based on exact routing density evaluation
Author :
Eum, Nak-Woong ; Kim, Taewhan ; Kyung, Chong-Min
Author_Institution :
Electron. & Telecommun. Res. Inst., Taejeon, South Korea
Volume :
53
Issue :
7
fYear :
2004
fDate :
7/1/2004 12:00:00 AM
Firstpage :
829
Lastpage :
842
Abstract :
We present a new performance and routability driven routing algorithm for symmetrical array-based field-programmable gate arrays (FPGAs). A key contribution of our work is the overcoming of one essential limitation of the previous routing algorithms: inaccurate estimations of routing density that were too general for symmetrical FPGAs. To this end, we formulate an exact routing density calculation that is based on a precise analysis of the structure (switch block) of symmetrical FPGAs and utilize it consistently in global and detailed routings. With an introduction to the proposed accurate routing metrics, we describe a new routing algorithm, called cost-effective net-decomposition-based routing, which is fast and yet produces remarkable routing results in terms of both routability and net/path delays. We performed extensive experiments to show the effectiveness of our algorithm based on the proposed cost metrics.
Keywords :
field programmable gate arrays; network routing; optimisation; trees (mathematics); CeRA router; FPGA; cost-effective net-decomposition-based routing; routability driven routing algorithm; routing density calculation; symmetrical array-based field-programmable gate array; Application specific integrated circuits; Costs; Delay; Field programmable gate arrays; Integrated circuit manufacture; Programmable logic arrays; Routing; Switches; Table lookup; Wire; 65; FPGAs; performance; routability; routing algorithms; routing density.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2004.20
Filename :
1321044
Link To Document :
بازگشت