DocumentCode :
1057405
Title :
Optimised synthesis of delay-insensitive circuits using time-sharing
Author :
Li, H.F. ; Leung, S.C. ; Lam, P.N.
Author_Institution :
Dept. of Comput. Sci., Concordia Univ., Montreal, Que., Canada
Volume :
141
Issue :
2
fYear :
1994
fDate :
3/1/1994 12:00:00 AM
Firstpage :
111
Lastpage :
118
Abstract :
A syntax-directed translation procedure for the synthesis of truly delay-insensitive circuits from graph theoretic specifications is presented. In the synthesised circuit, for a given specification, different synchronisation structures (e.g. joins) in the specification are enforced by distinct circuit elements (e.g. C-elements). An attempt is made to enforce different synchronisation structures in a specification with the same circuit element so that the number of circuit elements in the synthesised circuit could be reduced. The circuit element is said to be `time-shared´ between the synchronisation structures in the specification. Theorems on when different synchronisation structures in a specification can time-share a circuit element are presented. An optimisation procedure based on such time-sharing is described. The optimisation procedure is illustrated with examples
Keywords :
asynchronous sequential logic; circuit CAD; delays; graph theory; optimisation; sequential circuits; synchronisation; C-elements; asynchronous circuit; circuit elements; delay-insensitive circuit synthesis; graph theoretic specifications; joins; optimisation procedure; synchronisation structures; syntax-directed translation procedure; synthesised circuit; theorem; time-sharing;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19941001
Filename :
278052
Link To Document :
بازگشت