Title :
Design and Implementation of Power-Efficient K-Best MIMO Detector for Configurable Antennas
Author :
Muh-Tian Shiue ; Syu-Siang Long ; Chin-Kuo Jao ; Shih-Kun Lin
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Abstract :
In this brief, a power-efficient multiple-input multiple-output (MIMO) detector that can flexibly support multiple antenna configurations and modulations is presented. This detector uses a sorting-free K-best algorithm named distributed K-best (DKB) algorithm and successive interference cancellation (SIC) to decrease computational complexity. The DKB and SIC schemes are designed as several elementary building blocks. Then, the antenna configurable architecture can be flexibly constructed by these elementary blocks. The multistage hardware architecture is proposed to achieve that only K clock cycles are required to find out the best K candidates, and the sorting circuit for the conventional K-best algorithm is avoided in our design. In addition, a shift multiplier which simply uses bit shift and additions is applied to replace the conventional multiplier for further reducing power consumption. The proposed configurable MIMO detector has been fabricated in 90-nm CMOS technology with core area of 0.7744 mm2. For 8 × 8, 64-QAM, and K = 10 configuration, the proposed chip achieves 489-Mb/s throughput rate with 17-mW power consumption at 102-MHz operating frequency and 1 V supply voltage. The performance results show that the proposed design has better power efficiency and antenna configurability than other related works.
Keywords :
CMOS integrated circuits; MIMO communication; VHF antennas; antenna arrays; computational complexity; integrated circuit design; interference suppression; modulation; radiofrequency interference; 64-QAM; CMOS technology; DKB algorithm; K clock cycle; SIC; bit rate 489 Mbit/s; computational complexity; distributed K-best algorithm; elementary building block; frequency 102 MHz; modulation; multiple antenna configuration; multistage hardware architecture; power 17 mW; power consumption; power-efficient K-best MIMO detector; power-efficient multiple-input multiple-output detector; size 90 nm; sorting-free K-best algorithm; successive interference cancellation; voltage 1 V; Algorithm design and analysis; Antennas; Decoding; Detectors; MIMO; Silicon carbide; Very large scale integration; Antenna configurable; distributed K-best (DKB); multiple-input multiple-output (MIMO) detection; successive interference cancellation (SIC); successive interference cancellation (SIC).;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2288574