DocumentCode :
1062274
Title :
A Speed-Optimized Systolic Array Processor Architecture for Spatio-Temporal 2-D IIR Broadband Beam Filters
Author :
Madanayake, H. L P Arjuna ; Bruton, Leonard T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Calgary, Calgary, AB
Volume :
55
Issue :
7
fYear :
2008
Firstpage :
1953
Lastpage :
1966
Abstract :
For high-speed plane-wave filtering applications, real-time 2-D spatio-temporal linear-array broadband beam filters are required, operating at temporal frame rates in excess of hundreds of megahertz. The corresponding application specific VLSI circuits must have low critical-path latencies. A novel high-speed systolic array architecture for a first-order 2-D broadband frequency-planar spatio-temporal beam filter is proposed for this purpose and employs a field-programmable gate array (FPGA) circuit where the critical path latency is minimized by timing optimization of inter- and intra-parallel processor pipelines, together with 3-D look-ahead techniques. The method facilitates single-chip VLSI circuit implementations operating at real-time frame rates of several hundred megahertz.
Keywords :
IIR filters; VLSI; field programmable gate arrays; systolic arrays; 2D spatio-temporal linear-array broadband beam filters; 3D look-ahead techniques; VLSI circuits; field-programmable gate array circuit; inter-parallel processor pipelines; intra-parallel processor pipelines; plane-wave filtering; spatio-temporal 2D IIR broadband beam filters; systolic array processor architecture; 2-D; 2D; DSP; FPGA; IIR; Plane wave; VLSI; array; beam; broadband; digital; digital signal processing (DSP); field-programmable gate array (FPGA); filter; infinite-impulse response (IIR); plane wave; sensors; systolic;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2008.918214
Filename :
4447684
Link To Document :
بازگشت