DocumentCode :
1062758
Title :
Programmable CCD correlator
Author :
Herrmann, Eric P. ; Gandolfo, David A.
Author_Institution :
Solid State Technology Center, RCA, Somerville, NJ
Volume :
26
Issue :
2
fYear :
1979
fDate :
2/1/1979 12:00:00 AM
Firstpage :
117
Lastpage :
122
Abstract :
A programmable CCD tapped delay line, useful in radar and communications signal processors, is described. The 64-stage CCD, tapped at each stage, has been operated as a binary-weighted analog correlator, and as a bandpass filter. The CCD is a shallow, buried, n-channel device while the on-chip logic required for reference code input and storage is NMOS. Test results indicate near-theoretical peak-to-sidelobe ratio for 64-bit codes, good linearity, and high-speed operation (in excess of 15 MHz). Differential subtraction of summed signal currents on-chip has been demonstrated.
Keywords :
Band pass filters; Charge coupled devices; Correlators; Delay lines; Linearity; Logic devices; MOS devices; Radar signal processing; Signal processing; Testing;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1979.19389
Filename :
1479967
Link To Document :
بازگشت