• DocumentCode
    1065293
  • Title

    Automatic interconnection rectification for SoC design verification based on the port order fault model

  • Author

    Wang, Chun-Yao ; Tung, Shing-Wu ; Jou, Jing-Yang

  • Author_Institution
    Dept. of Electron. Eng., Nat. Chiao Tung Univ., Taiwan, Taiwan
  • Volume
    22
  • Issue
    1
  • fYear
    2003
  • fDate
    1/1/2003 12:00:00 AM
  • Firstpage
    104
  • Lastpage
    114
  • Abstract
    Embedded cores are being increasingly used in large system-on-a-chip (SoC) designs. The high complexity of SoC designs lead the design verification to be a challenge for system integrators. This paper presents an automatic interconnection rectification (AIR) technique based on the port order fault model to detect, diagnose, and correct the misplacements of interconnection that occurred in the integration of a SoC design automatically. The experiments are conducted on combinational and sequential benchmarks. Experimental results show that the AIR can correct the misplaced interconnection exactly within reasonable efforts and, therefore, accelerates the integration verification of SoC designs.
  • Keywords
    circuit layout CAD; fault diagnosis; formal verification; integrated circuit design; integrated circuit interconnections; system-on-chip; SoC designs; automatic interconnection rectification; combinational benchmarks; design verification; embedded cores; port order fault model; sequential benchmarks; system-on-a-chip designs; Acceleration; Availability; Circuit faults; Fault detection; Fault diagnosis; Integrated circuit interconnections; Manufacturing; System-on-a-chip; Testing; Uninterruptible power systems;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2002.805723
  • Filename
    1158258