DocumentCode :
1068731
Title :
Three-dimensional capacitance computations for VLSI/ULSI interconnections
Author :
Zemanian, A.H. ; Tewarson, Reginald P. ; Ju, Chi Ping ; Jen, Juif Frank
Author_Institution :
State Univ. of New York, Stony Brook, NY, USA
Volume :
8
Issue :
12
fYear :
1989
fDate :
12/1/1989 12:00:00 AM
Firstpage :
1319
Lastpage :
1326
Abstract :
Three-dimensional simulations of metallization wires of VLSI/ULSI interconnections that are plagued with unreasonably large memory requirements and execution times are discussed. A strategy is presented for overcoming these problems. A principal feature is the use of a domain contraction technique, which accounts for the fringing electric field throughout the infinite domain above and below the levels where the wires appear and provides a major reduction in the number of nodal points for a finite-difference computation. Moreover, an iterative method (successive over-relaxation) is used to alleviate memory requirements, a nonuniformly distributed nodal array is used to reduce the number of nodal points still further, and parallel processing is used to reduce execution time. It is argued that rounded edges and corners for the simulation of the wires are the only appropriate configurations at current levels of miniaturization. This avoids the problem of electric-field singularities at sharp edges and corners and results in significantly reduced capacitance coefficients
Keywords :
VLSI; capacitance; electronic engineering computing; integrated circuit technology; iterative methods; metallisation; parallel algorithms; VLSI/ULSI interconnections; domain contraction technique; execution time reduction; finite-difference computation; fringing electric field; iterative method; memory requirement reduction; metallization wires; nonuniformly distributed nodal array; parallel processing; successive over-relaxation; Capacitance; Capacitors; Computational modeling; Difference equations; Finite difference methods; Parallel processing; Slabs; Ultra large scale integration; Very large scale integration; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.44512
Filename :
44512
Link To Document :
بازگشت