DocumentCode
1069225
Title
Submicrometer polysilicon gate CMOS/SOS technology
Author
Ipri, Alfred C. ; Sokoloski, Joseph C. ; Flatley, Doris W.
Author_Institution
David Sarnoff Research Center, Princeton, NJ
Volume
27
Issue
7
fYear
1980
fDate
7/1/1980 12:00:00 AM
Firstpage
1275
Lastpage
1279
Abstract
A process is described for the fabrication of CMOS/SOS submicrometer devices and integrated circuits. The process utilizes the lateral diffusion of boron into polycrystalline silicon and a subsequent anisotropic etchant to define the narrow poly gates. Devices with channel lengths as small as 0.3 µm have been fabricated and characterized. Both avalanche and tunnel injection of carriers into the gate dielectric have been measured and both can have an impact on the limit of voltage operation. At present, these mechanisms appear to place an upper limit of about 8 V on the operating voltage of dynamic circuits containing 0.5- µm channel length devices. The propagation delay of 0.5-µm channel length CMOS/SOS inverters is about 200 ps at 5 V and dynamic binary counters will operate with a maximum input frequency of 550 MHz and 8 V while dissipating 130 mW.
Keywords
Anisotropic magnetoresistance; Boron; CMOS integrated circuits; CMOS process; CMOS technology; Etching; Fabrication; Integrated circuit technology; Silicon; Voltage;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/T-ED.1980.20020
Filename
1480813
Link To Document