DocumentCode :
1071667
Title :
A dual-gate deep-depletion technique for generation lifetime measurement
Author :
Barth, Phillip W. ; Angell, James B.
Author_Institution :
Stanford University, Satnford, CA
Volume :
27
Issue :
12
fYear :
1980
fDate :
12/1/1980 12:00:00 AM
Firstpage :
2252
Lastpage :
2255
Abstract :
A novel, dual-gate deep-depletion effect has been observed in DI/NMOST\´s (Dielectrically Isolated, n-channel, inversion-mode, MOS transistors). These transistors have a second insulator layer on the bottom, which is electrically accessible by a voltage applied to the semi-insulating polycrystalline silicon substrate, so that the lower insulator forms a second MOS gate. Voltage applied to the lower gate has a transient effect on the upper channel current. This long-time-constant phenomenon ( \\tau = 25 s) is similar to that occurring in a deep-depletion capacitor in bulk silicon; however, recovery is limited by the establishment of an accumulation layer on the lower side of the DI silicon layer, rather than an inversion layer on the top surface as in bulk silicon. The effect has been analyzed and used to measure generation lifetime ( \\tau _{G} = 20 µs) in the body of the DI/NMOS transistor. This new measurement technique may be applicable to other technologies; in addition, the dual-gate deep-depletion effect may have several device applications.
Keywords :
Dielectric substrates; Dielectrics and electrical insulation; Isolation technology; Lifetime estimation; MOSFETs; Measurement techniques; P-n junctions; Semiconductor device manufacture; Silicon; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1980.20260
Filename :
1481052
Link To Document :
بازگشت