• DocumentCode
    1074752
  • Title

    A model of write-inhibition in dynamic injection MNOS

  • Author

    Kondo, Ryuji ; Yamaguchi, Ken ; Yatsuda, Yuji ; Minami, Shinji ; Itoh, Yokichi

  • Author_Institution
    Central Research Laboratory, Tokyo, Japan
  • Volume
    28
  • Issue
    7
  • fYear
    1981
  • fDate
    7/1/1981 12:00:00 AM
  • Firstpage
    849
  • Lastpage
    854
  • Abstract
    Dynamic Injection MNOS (DIMNOS) memory devices feature high-speed writing, 5-V drain voltage, and MNOS backup one-transistor-type dynamic RAM\´s. They are written on MNOS, like conventional one-transistor-type dynamic RAM\´s, when high writing voltage is applied to the MNOS gate. In experiments with DIMNOS, the threshold-voltage shift ( \\Delta V_{th} ) of MNOS in the writing mode does not depend very much on temperature; \\Delta V_{th} in the write-inhibited mode depends hardly at all on temperature; and \\Delta V_{th} in the write-inhibited mode decreases under the condition that the product of the number of attempts and pulsewidth is constant when he pulsewidth is longer than 10-4s. The proposed model in the write-inhibited mode means that weak avalanche occurs due to field concentration between the control transistor and MNOS memory region. As a result, hot electrons are injected between the ultrathin SiO2and Si3N4films of MNOS. This model is supported by the above mentioned experimental results in the write-inhibited mode.
  • Keywords
    Charge coupled devices; DRAM chips; Helium; Laboratories; Random access memory; Space vector pulse width modulation; Temperature dependence; Timing; Voltage; Writing;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/T-ED.1981.20441
  • Filename
    1481593