Title :
A new complementary dielectric isolation process for high-voltage devices
Author :
Sakurai, T. ; Kato, K.
Author_Institution :
Nippon Telegraph and Telephone Public Corporation, Tokyo, Japan
fDate :
10/1/1981 12:00:00 AM
Abstract :
A new complementary dielectric isolation process for high-voltage devices has been developed. Both p-type and n-type islands are formed on one chip with a combination of epitaxial growth, anisotropic etching, and some self-alignment techniques. In this technique, the shape, depth, and impurity profile of the islands are precisely controlled, so that the breakdown voltage of more than several hundred volts is easily obtained for the devices formed in the islands.
Keywords :
Alpha particles; Annealing; Current density; Current measurement; Density measurement; Dielectric devices; Silicon; Solids; Thermal degradation; Time measurement;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/T-ED.1981.20512