DocumentCode :
1078656
Title :
A visualization-based approach for bump-pad/IO-ball placement and routing in flip-chip/BGA technology
Author :
Titus, Albert H. ; Jaiswal, Bhanu
Author_Institution :
Dept. of Electr. Eng., State Univ. of New York, Amherst, NY
Volume :
29
Issue :
3
fYear :
2006
Firstpage :
576
Lastpage :
586
Abstract :
The routing problem in area array integrated circuit (IC) packaging has become an extremely complex problem in the realm of high I/O count IC packages. With the advent of flip-chip and ball grid array (BGA) technology to meet the current demands of smaller size and high wiring densities, the routing problem lies in the core of electronic design automation process. In this paper, we describe an intuitive computer visualization-based approach for placement and routing of bonding pads that would result in low manufacturing costs and smaller component size compared to conventional approaches. This novel approach is an extension of "balls shifted as needed" method for I/O ball placement in BGA package enabling single-layer board-level routing for any I/O count. The I/O ball/pad layout and routing designs along with results are presented for two routing layers with the inclusion of vias in the design. This routing scheme is shown to be easily extensible to accommodate more practical multilayer routing and can be incorporated in current electronic design automation (EDA) computer-aided design (CAD) tools to offer an integrated routing solution for area array chip-package-board codesign. The results show that different trace routing patterns lead to different area requirements for same number of I/Os. This has led to the formulation of new design paradigms which are presented in the paper for smaller component size
Keywords :
ball grid arrays; circuit layout CAD; integrated circuit layout; network routing; area array layout; ball grid array technology; bump-pad-IO ball placement; chip-package codesign; computer visualization; computer-aided design; electronic design automation process; flip-chip technology; high IO count IC package; integrated circuit packaging; multilayer routing; network routing; routable array; Bonding; Computer aided manufacturing; Design automation; Electronic design automation and methodology; Electronics packaging; Integrated circuit packaging; Integrated circuit technology; Routing; Visualization; Wiring; Area array layout; I/O pads; ball grid array (BGA); bump-pad; chip-package codesign; flip-chip; routable array; routing designs;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2006.875421
Filename :
1667879
Link To Document :
بازگشت