• DocumentCode
    108130
  • Title

    Reservation-Based Packet Bufferswith Deterministic Packet Departures

  • Author

    Hao Wang ; Lin, Bo

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of California, San Diego, La Jolla, CA, USA
  • Volume
    25
  • Issue
    5
  • fYear
    2014
  • fDate
    May-14
  • Firstpage
    1297
  • Lastpage
    1305
  • Abstract
    High-performance routers need to temporarily store a large number of packets in response to congestion. DRAM is typically needed to implement large packet buffers, but the worst-case random access latencies of DRAM devices are too slow to match the bandwidth requirements of high-performance routers. Existing DRAM-based architectures for supporting linespeed queue operations can be classified into two categories: prefetching-based and randomization-based. They are all based on interleaving memory accesses across multiple parallel DRAM banks for achieving higher memory bandwidths, but they differ in their packet placement and memory operation scheduling mechanisms. In this paper, we describe novel reservation-based packet buffer architectures with interleaved memories that take advantage of the known packet departure times to achieve simplicity and determinism. The number of interleaved DRAM banks required to implement the proposed packet buffer architectures is independent of the number of logical queues, yet the proposed architectures can achieve the performance of an SRAM implementation. Our reservation-based solutions are scalable to growing packet storage requirements in routers while matching increasing line rates.
  • Keywords
    DRAM chips; SRAM chips; packet reservation multiple access; packet switching; telecommunication network routing; DRAM devices; DRAM-based architectures; SRAM implementation; bandwidth matching; deterministic packet departures; high-performance routers; interleaving memory accesses; linespeed queue operations; memory operation scheduling mechanisms; multiple parallel DRAM banks; prefetching-based operations; random access latencies; randomization-based operations; reservation-based packet buffer architectures; Buffer storage; Memory architecture; Memory management; Prefetching; Random access memory; Switches; Buffer memories; deterministic algorithms; packet switching; random access memories;
  • fLanguage
    English
  • Journal_Title
    Parallel and Distributed Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1045-9219
  • Type

    jour

  • DOI
    10.1109/TPDS.2013.89
  • Filename
    6487498