DocumentCode :
1082429
Title :
A simple model for the overlap capacitance of a VLSI MOS device
Author :
Shrivastava, Ritu ; Fitzpatrick, Kelly
Author_Institution :
MOSTEK Corporation, Carrollton, TX
Volume :
29
Issue :
12
fYear :
1982
fDate :
12/1/1982 12:00:00 AM
Firstpage :
1870
Lastpage :
1875
Abstract :
A simple approximate analytical expression for the overlap capacitance between gate- and source-drain of a VLSI MOS device is derived. The expression takes into account finite polysilicon gate thickness, source-drain junction depth and different dielectric constants of silicon and oxide. A numerical procedure is also described to calculate the exact overlap capacitance with fringing, using the solution of Laplace´s equation. A comparison is made to check the accuracy of the analytical expression. Good agreement is found. Experimently obtained gate-source capacitance curves are described. Overlap capacitance and fringing component values derived from these curves are also in good agreement to those predicted by the model.
Keywords :
Capacitance; Circuit simulation; Dielectric constant; Dielectric devices; Laplace equations; MOS devices; Predictive models; Shape; Silicon; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1982.21044
Filename :
1482541
Link To Document :
بازگشت