• DocumentCode
    1087263
  • Title

    An analytical access time model for on-chip cache memories

  • Author

    Wada, Tomohisa ; Rajan, Suresh ; Przybylski, Steven A.

  • Author_Institution
    Dept. of Electr. Eng., Stanford Univ., CA, USA
  • Volume
    27
  • Issue
    8
  • fYear
    1992
  • fDate
    8/1/1992 12:00:00 AM
  • Firstpage
    1147
  • Lastpage
    1156
  • Abstract
    An analytical access time model for on-chip cache memories that shows the dependence of the cache access time on the cache parameters is described. The model includes general cache parameters, such as cache size (C), block size (B), and associativity (A), and array configuration parameters that are responsible for determining the subarray aspect ratio and the number of subarrays. With this model, a large cache design space can be covered, which cannot be done using only SPICE circuit simulation within a limited time. Using the model, it is shown that for given C, B, and A , optimum array configuration parameters can be used to minimize the access time; if the optimum array parameters are used, then the optimum access time is roughly proportional to the log (cache size), and when the optimum array parameters are used, larger block size gives smaller access time, but larger associativity does not give smaller access time because of the increase of the data-bus capacitances
  • Keywords
    buffer storage; delays; integrated memory circuits; random-access storage; semiconductor device models; access time model; array configuration parameters; associativity; block size; cache size; on-chip cache memories; subarray aspect ratio; Analytical models; Cache memory; Circuit synthesis; Clocks; Concrete; Design optimization; Measurement; Read-write memory; SPICE; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/4.148323
  • Filename
    148323