• DocumentCode
    1097635
  • Title

    Folded gate—A novel logic gate structure

  • Author

    Shur, M.

  • Author_Institution
    University of Minnesota, Minneapolis, MN
  • Volume
    5
  • Issue
    11
  • fYear
    1984
  • fDate
    11/1/1984 12:00:00 AM
  • Firstpage
    454
  • Lastpage
    455
  • Abstract
    We propose a new logic gate structure which consists of two semiconducting layers separated by an insulator. The input electrode is a rectifying contact to the top conducting layer which acts as a channel of a switching field-effect transistor. The bottom conductive layer serves as a load. The conducting layers are connected and capacitively coupled. The top layer acts as a gate for the load element whereas the bottom layer acts as a second gate for the top conductive channel. This "folded" gate is a majority-carrier device which may be implemented using different technologies and materials. It allows a CMOS-like operation with a very low power consumption in the stable states, speed comparable or higher then the speed of conventional direct-coupled field-effect transistor logic (DCFL), and a larger voltage swing.
  • Keywords
    CMOS technology; Conducting materials; Electrodes; Energy consumption; FETs; Insulation; Logic devices; Logic gates; Semiconductivity; Voltage;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/EDL.1984.25985
  • Filename
    1484361