DocumentCode :
1100160
Title :
A 5.75 to 44 Gb/s Quarter Rate CDR With Data Rate Selection in 90 nm Bulk CMOS
Author :
Rodoni, Lucio ; Von Büren, George ; Huber, Alex ; Schmatz, Martin ; Jäckel, Heinz
Author_Institution :
Electron. Lab., ETH Zurich, Zurich
Volume :
44
Issue :
7
fYear :
2009
fDate :
7/1/2009 12:00:00 AM
Firstpage :
1927
Lastpage :
1941
Abstract :
This paper presents a quarter-rate clock and data recovery (CDR) circuit for plesiochronous serial I/O-links. The 2times-oversampling phase-tracking CDR, implemented in 90 nm bulk CMOS technology, covers the whole range of data rates from 5.75 to 44 Gb/s realized in a single IC by the novel feature of a data rate selection logic. Input data are sampled with eight parallel differential master-slave flip-flops, where bandwidth enhancement techniques were necessary for 90 nm CMOS. Precise and low-jitter local clock phases are generated by an analog delay-locked loop. These clock phases are aligned to the incoming data by four parallel phase rotators. The phase-tracking loop of the CDR is realized as a digital delay-locked loop and is therefore immune against process tolerances. The CDR is able to track a maximum frequency deviation of plusmn615 ppm between incoming data and a local reference clock and fulfills the extended XAUI jitter tolerance mask. A bit error rate <10-12 was verified up to 38 Gb/s using a 27 -1 PRBS pattern. With a low power consumption per data rate of only 5.74 mW/(Gb/s) the CDR meets the specifications of the International Technology Roadmap for Semiconductors for 90 nm CMOS serial I/O-links at the maximal data rate of 44 Gb/s. The CDR occupies a chip area of 0.2 mm2.
Keywords :
CMOS integrated circuits; clock and data recovery circuits; delay lock loops; flip-flops; bandwidth enhancement techniques; bulk CMOS technology; digital delay-locked loop; oversampling phase-tracking CDR; parallel differential master-slave flip-flops; parallel phase rotators; plesiochronous serial I/O-links; quarter-rate clock and data recovery circuit; Bandwidth; CMOS integrated circuits; CMOS logic circuits; CMOS technology; Clocks; Delay; Flip-flops; Frequency; Jitter; Master-slave; CMOS analog integrated circuits; Clock and data recovery (CDR); current-mode logic (CML); delay-locked loop (DLL); high-speed serial link; jitter tolerance;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2021913
Filename :
5109784
Link To Document :
بازگشت