DocumentCode :
1102796
Title :
Suppression of the lateral diffusion under the gate of an MOS transistor by argon implantation
Author :
Marchetaux, J.C. ; Doyle, B.S. ; Boudou, A. ; Merenda, P.
Author_Institution :
CII Honeywell Bull, Les Clayes-Sous-Bois, France
Volume :
32
Issue :
11
fYear :
1985
fDate :
11/1/1985 12:00:00 AM
Firstpage :
2508
Lastpage :
2510
Abstract :
A new technique for eliminating the overlap diffusion of the source and drain in MOS devices is reported. This technique involves the implantation of argon in the source and drain regions following the arsenic implant, using the same auto-aligned gate. The results show that, compared to the conventional process, a reduction in the lateral diffusion of arsenic is observed, which results in negligible gate-junction overlap encroachment and a consequent gain in device speed. Furthermore, improvements in source-drain breakdown voltages, punchthrough voltages, and substrate currents are also seen.
Keywords :
Annealing; Argon; Breakdown voltage; Degradation; Doping; Implants; MOS devices; MOSFET circuits; Parasitic capacitance; Temperature;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1985.22304
Filename :
1485050
Link To Document :
بازگشت