DocumentCode
110483
Title
Improved Method for Paralleling Reduced Switch VSI Modules: Harmonic Content and Circulating Current
Author
Narimani, Mehdi ; Moschopoulos, Gerry
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Western Ontario, London, ON, Canada
Volume
29
Issue
7
fYear
2014
fDate
Jul-14
Firstpage
3308
Lastpage
3317
Abstract
A new zero-sequence circulating current (ZSCC) reduction method for multimodule voltage source inverters (MVSIs) consisting of P three-phase inverters that are connected in parallel is proposed in this paper. Four-switch inverter modules are used instead of the conventional six-switch modules to reduce the cost. In this paper, the effectiveness of the proposed ZSCC reduction method is studied using selective harmonic elimination pulse width modulation. The proposed ZSCC reduction method can remove about P times the number of harmonics using the same switching frequency as compared to more conventional methods, as explained later in this paper. The concepts discussed in the paper are confirmed with results obtained from an MVSI experimental prototype.
Keywords
harmonics suppression; invertors; MVSI; ZSCC reduction method; circulating current; four-switch inverter modules; harmonic content; multimodule voltage source inverters; reduced switch VSI modules parallelization; selective harmonic elimination pulse width modulation; three-phase inverters; zero-sequence circulating current reduction method; Equations; Harmonic analysis; Inverters; Power system harmonics; Pulse width modulation; Switches; Switching frequency; Parallel converters; pulse width modulation (PWM); selective harmonic elimination (SHE); voltage source inverter (VSI);
fLanguage
English
Journal_Title
Power Electronics, IEEE Transactions on
Publisher
ieee
ISSN
0885-8993
Type
jour
DOI
10.1109/TPEL.2013.2280723
Filename
6588993
Link To Document