Title :
An improved circuit model for CMOS latchup
Author :
Hall, J.E. ; Seitchik, J.A. ; Arledge, L.A. ; Yang, P.
Author_Institution :
Texas Instruments, Inc., Dallas, TX
fDate :
7/1/1985 12:00:00 AM
Abstract :
The traditional n-p-n---p-n-p transistor model for CMOS latchup does not adequately describe the latchup path of modern epitaxial devices, a fact which accounts for its inability to produce satisfactory results for devices having a high holding voltage. In this letter a more physically based equivalent circuit representation is discussed. The model better depicts bulk ohmic voltage drops and is more descriptive of the latchup phenomena in epitaxial CMOS devices.
Keywords :
Bipolar transistors; Epitaxial layers; Equivalent circuits; Feedback; P-n junctions; Predictive models; Resistors; Semiconductor device modeling; Semiconductor process modeling; Voltage;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1985.26141