DocumentCode :
1108156
Title :
A 40-ns 17-Bit by 17-Bit Array Multiplier
Author :
Pezaris, Stylianos D.
Author_Institution :
IEEE
Issue :
4
fYear :
1971
fDate :
4/1/1971 12:00:00 AM
Firstpage :
442
Lastpage :
447
Abstract :
A high-speed array multiplier generating the full 34-bit product of two 17-bit signed (2´s complement) numbers in 40 ns is described. The multiplier uses a special 2-bit gated adder circuit with anticipated carry. Negative numbers are handled by considering their highest order bit as negative, all other bits as positive, and adding negative partial products directly through appropriate circuits. The propagation of sum and carry signals is such that sum delays do not significantly contribute to the overall multiplier delay.
Keywords :
Array multiplier, Dadda´s multiplier, digital multiplier, fast multiplier, parallel multiplier, Wallace´s multiplier.; Adders; Circuit testing; Digital filters; Filtering; Integrated circuit interconnections; Logic; Packaging; Power dissipation; Printed circuits; Propagation delay; Array multiplier, Dadda´s multiplier, digital multiplier, fast multiplier, parallel multiplier, Wallace´s multiplier.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1971.223261
Filename :
1671854
Link To Document :
بازگشت