• DocumentCode
    1111694
  • Title

    Highly efficient, limited range multipliers for LUT-based FPGA architectures

  • Author

    Turner, R.H. ; Woods, R.F.

  • Author_Institution
    Inst. of Electron., Queen´´s Univ. of Belfast, Ireland
  • Volume
    12
  • Issue
    10
  • fYear
    2004
  • Firstpage
    1113
  • Lastpage
    1118
  • Abstract
    A novel design technique for deriving highly efficient multipliers that operate on a limited range of multiplier values is presented. Using the technique, Xilinx Virtex field programmable gate array (FPGA) implementations for a discrete cosine transform and poly-phase filter were derived with area reductions of 31%-70% and speed increases of 5%-35% when compared to designs using general-purpose multipliers. The technique gives superior results over other fixed coefficient methods and is applicable to a range of FPGA technologies.
  • Keywords
    discrete cosine transforms; field programmable gate arrays; linear phase filters; multiplying circuits; FPGA architectures; Xilinx Virtex field programmable gate array; discrete cosine transform; limited range multipliers; look up table; poly phase filter; Circuits; Clocks; Digital signal processing; Discrete cosine transforms; Discrete transforms; Encoding; Field programmable gate arrays; Filters; Signal processing algorithms; Table lookup;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2004.833399
  • Filename
    1336856