DocumentCode :
1115519
Title :
On-chip ESD protection design with substrate-triggered technique for mixed-Voltage I/O circuits in subquarter-micrometer CMOS Process
Author :
Ker, Ming-Dou ; Lin, Kun-Hsien ; Chuang, Chien-Hui
Author_Institution :
Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
51
Issue :
10
fYear :
2004
Firstpage :
1628
Lastpage :
1635
Abstract :
A new electrostatic discharge (ESD) protection design, by using the substrate-triggered stacked-nMOS device, is proposed to protect the mixed-voltage I/O circuits of CMOS ICs. The substrate-triggered technique is applied to lower the trigger voltage of the stacked-nMOS device to ensure effective ESD protection for the mixed-voltage I/O circuits. The proposed ESD protection circuit with the substrate-triggered technique is fully compatible to general CMOS process without causing the gate-oxide reliability problem. Without using the thick gate oxide, the new proposed design has been fabricated and verified for 2.5/3.3-V tolerant mixed-voltage I/O circuit in a 0.25-μm salicided CMOS process. The experimental results have confirmed that the human-body-model ESD level of the mixed-voltage I/O buffers can be successfully improved from the original 3.4 to 5.6 kV by using this new proposed ESD protection circuit.
Keywords :
CMOS integrated circuits; electrostatic discharge; semiconductor device models; semiconductor process modelling; substrates; CMOS ICs; ESD protection circuit; electrostatic discharge; gate-oxide reliability problem; human-body-model ESD level; mixed-voltage I/O buffers; mixed-voltage I/O circuits; on-chip ESD protection design; salicided CMOS process; subquarter-micrometer CMOS process; substrate-triggered stacked-nMOS device; substrate-triggered technique; thick gate oxide; tolerant mixed-voltage I/O circuit; trigger voltage; CMOS process; Clamps; Electrostatic discharge; Energy consumption; Leakage current; MOS devices; MOSFET circuits; Power supplies; Protection; Voltage; ESD; ESD protection circuit; Electrostatic discharge; mixed-voltage I/O circuits; substrate-triggered technique;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2004.835021
Filename :
1337174
Link To Document :
بازگشت