DocumentCode :
1116763
Title :
A high-speed HEMT 1.5K gate array
Author :
Watanabe, Yuu ; Kajii, Kiyoshi ; Asada, Yoshimi ; Odani, Kouichiro ; Mimura, Takashi ; Abe, Masayuki
Author_Institution :
Fujitsu Laboratories Ltd., Atsugi, Japan
Volume :
34
Issue :
6
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
1253
Lastpage :
1258
Abstract :
A 1.5K-gate HEMT gate array has been developed, using a direct-coupled FET logic (DCFL) circuit. The chip, containing 1520 basic cells and 72 I/O cells, was 5.5 mm × 5.6 mm. The basic circuit was designed for two different threshold voltages for D-HEMT, in order to obtain high-speed performance both at room temperature and low temperature. Fully functional 8 × 8 bit parallel multipliers were fabricated on the gate-array chip. At room temperature a multiplication time of 3.7 ns including I/O buffer delay was achieved with power dissipation of 6.0 W at a supply voltage of 1.6 V, and at liquid-nitrogen temperature multiplication time was 3.1 ns where the supply voltage was 0.95 V and the power dissipation was 3.2 W.
Keywords :
FETs; Gallium arsenide; HEMTs; Large scale integration; Logic arrays; Logic circuits; Logic devices; Power dissipation; Temperature; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.23078
Filename :
1486789
Link To Document :
بازگشت